JEDEC JESD82-10A
JEDEC JESD82-10A 2007-MAY-01 Defnton of the SSTU32866 18 V Confgurable Regstered Buffer wth Party Test for DDR2 RDMM Applcatons
JEDEC JESD82-10A 2007-MAY-01 Defnton of the SSTU32866 18 V Confgurable Regstered Buffer wth Party Test for DDR2 RDMM Applcatons
This standard defines standard specifications of dc interface parameters, switching parameters, and test loading for definition of the SSTU32866 registered buffer with parity test for DDR2 RDIMM applications. The purpose is to provide a standard for the SSTU32866 (see Note) logic device, for uniformity, multiplicity of sources, elimination of confusion, ease of device specification, and ease of use.