JEDEC JESD36
JEDEC JESD36 1996-JUN-01 Standard for Descrpton of Low-Voltage TTL-Compatble 5 V-Tolerant CMOS Logc Devces
JEDEC JESD36 1996-JUN-01 Standard for Descrpton of Low-Voltage TTL-Compatble 5 V-Tolerant CMOS Logc Devces
This standard outlines the standard dc specifications, test conditions, and test loading for logic products that are designed to tolerate input and output voltages which exceed the device's power supply. More specifically this standardizes 5 V - tolerant logic prducts that run from 'low voltage' (2.7 V to 3.6 V) power supplies. Products that meet this standard can be used to effectively interface between LVCMOS/LVTTL and 5 V TTL buses, bridging the gap between low-voltage and 5 V TTL busses