Cart

No products

Shipping $0.00
Total $0.00

Cart Check out

JEDEC JESD28-A

JEDEC JESD28-A 2001-DEC-01 Procedure for Measurng N-Channel MOSFET Hot-Carrer-nduced Degradaton under DC Stress

More details

Download

PDF AVAILABLE FORMATS IMMEDIATE DOWNLOAD
$29.50 tax incl.

$59.00 tax incl.

(price reduced by 50 %)

1000 items in stock

This document describes an accelerated test for measuring the hot-carrier-induced degradation of a single n-channel MOSFET using dc bias. The purpose of this document is to specify a minimum set of measurements so that valid comparisons can be made between different technologies, IC processes, and process variations in a simple, consistent and controlled way. The measurements specified should be viewed as a starting point in the characterization and benchmarking of the transistor manufacturing process.

Contact us